Skip to content

Latest commit

 

History

History
29 lines (17 loc) · 751 Bytes

README.md

File metadata and controls

29 lines (17 loc) · 751 Bytes

致敬Alex !

Introduction

The design by default listens to UDP port 1234 at IP address 192.168.1.128 and will echo back any packets received. The design will also respond correctly to ARP requests.

  • FPGA: xcvu13p-fhgb2104-2L-e
  • PHY: 25G BASE-R PHY IP core and internal GTY transceiver

How to build

Run make to build. Ensure that the Xilinx Vivado toolchain components are in PATH.

How to test

Run make program to program the ADM-PCIE-9V3 board with Vivado. Then run

netcat -u 192.168.1.128 1234

to open a UDP connection to port 1234. Any text entered into netcat will be echoed back after pressing enter.

It is also possible to use hping to test the design by running

hping 192.168.1.128 -2 -p 1234 -d 1024